



## IN1006 Systems Architecture (PRD1 A 2022/23)

My Moodle | IN1006 PRD1 A 2022-23 | COURSEWORK 1: Weekly Assessed Quiz | Quiz 6 Weekly Assessed Quiz 2022

| Started on                                      | Thursday, 8 December 2022, 5:03 PM        |
|-------------------------------------------------|-------------------------------------------|
| State                                           | Finished                                  |
| Completed on                                    | Thursday, 8 December 2022, 5:25 PM        |
| Time taken                                      | 21 mins 43 secs                           |
| Grade                                           | <b>10.00</b> out of 10.00 ( <b>100</b> %) |
| Question <b>1</b> Correct Mark 1.00 out of 1.00 |                                           |
|                                                 |                                           |

Which of the following best describes the composition of a 64-bit register.

## Select one:

- a. 32 D flip-flops and 16 RS flip-flops.
- b. Don't know/no answer
- oc. 32 D flip-flops and 32 RS flip-flops
- od. 32 D flip-flops.
- e. 64 D flip-flops
- f. 64 RS flip-flips

A n-bit register is built from n-D flip-flips connected by a bus.

The correct answer is: 64 D flip-flops

| Mark 1.00 out of 1.00                                                                                                                                                                           |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                 |
| Suppose we have a byte-addressable computer using direct mapping with 16-bit main memory addresses and 32 blocks of cache. If each block contains 8 bytes, determine the size of the tag field. |
| Select one:                                                                                                                                                                                     |
| ○ a. 16                                                                                                                                                                                         |
| <ul><li>b. Don't know/no answer</li></ul>                                                                                                                                                       |
| O c. 32                                                                                                                                                                                         |
| ○ d. 4<br>○ e. 3                                                                                                                                                                                |
| ● f. 8                                                                                                                                                                                          |
| Your answer is correct.                                                                                                                                                                         |
| The total size of the tag, block and offset fields is 16.                                                                                                                                       |
| $32 = 2^5$ blocks of cache can be indexed with 5 bits, so block is 5 bits.                                                                                                                      |
| Since each block has 8=2 <sup>3</sup> bytes we need 3 bits for the offset to access each byte in the block.                                                                                     |
| Finally, the tag field is: $16 - 5 - 3 = 8$ .                                                                                                                                                   |
| The correct answer is: 8                                                                                                                                                                        |
|                                                                                                                                                                                                 |
| Question 3                                                                                                                                                                                      |
| Correct                                                                                                                                                                                         |
| Mark 1.00 out of 1.00                                                                                                                                                                           |
| Suppose we have a byte-addressable computer using direct mapping with 16-bit main memory addresses and 16 blocks of cache. If each block contains 8 bytes, determine the size of the tag field. |
| Select one:                                                                                                                                                                                     |
| ○ a. 8                                                                                                                                                                                          |
| <ul><li>● b. 9</li></ul>                                                                                                                                                                        |
| ○ c. 16                                                                                                                                                                                         |
| <ul><li>d. 4</li><li>e. Don't know/no answer</li></ul>                                                                                                                                          |
| ○ f. 5                                                                                                                                                                                          |
|                                                                                                                                                                                                 |
| The total size of the tag, block and offset fields is 16.<br>16 blocks of cache can be indexed with 4 bits $(32 = 2^4)$ , so block needs 4 bits.                                                |
| Each block has 8 bytes so it can be indexed with 3 bits (8=2 <sup>3</sup> ); thus 3 bits are needed for the offset to determine the address of each byte within a block.                        |
| Finally, the tag field is: 16 - 4 - 3 = 9.                                                                                                                                                      |
| The correct answer is: 9                                                                                                                                                                        |

Question **2**Correct

| Suppose we have a byte-addressable computer using direct mapping with 16-bit main memory addresses and 16 blocks of cache. If each block contains 8 bytes, determine the size of the offset field. |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Select one:                                                                                                                                                                                        |  |
| ○ a. 5                                                                                                                                                                                             |  |
| ○ b. 16                                                                                                                                                                                            |  |
| c. Don't know/no answer                                                                                                                                                                            |  |
| O d. 8                                                                                                                                                                                             |  |
| ● e. 3                                                                                                                                                                                             |  |
| ○ f. 4                                                                                                                                                                                             |  |
| ○ 1. 4<br>————————————————————————————————————                                                                                                                                                     |  |
| The total size of the tag, block and offset fields is 16.                                                                                                                                          |  |
| 16 blocks of cache can be indexed with 4 bits $(32 = 2^4)$ , so block needs 4 bits.                                                                                                                |  |
| Each block has 8 bytes so it can be indexed with 3 bits $(8=2^3)$ ; thus 3 bits are needed for the offset to determine the address of each byte within a block.                                    |  |
| Finally, the tag field is: 16 - 4 - 3 = 9.                                                                                                                                                         |  |
| The correct answer is: 3                                                                                                                                                                           |  |
|                                                                                                                                                                                                    |  |
| Question <b>5</b> Correct                                                                                                                                                                          |  |
| Mark 1.00 out of 1.00                                                                                                                                                                              |  |
|                                                                                                                                                                                                    |  |
| Which of the following is the correct sequence of steps undertaken when a cache miss occurs?                                                                                                       |  |
| Select one:                                                                                                                                                                                        |  |
| a. Don't know/no answer                                                                                                                                                                            |  |
| <ul> <li>b. Activate memory controller, request data item from lower level of hierarchy, stall processor, load data item into cache,<br/>resume processor.</li> </ul>                              |  |
| <ul> <li>Stall processor, activate memory controller, request data item from lower level of hierarchy, load data item into cache,</li> <li>resume processor.</li> </ul>                            |  |
| <ul> <li>d. Activate memory controller, stall processor, request data item from lower level of hierarchy, load data item into cache,<br/>resume processor.</li> </ul>                              |  |
| e. Stall processor, request data item from lower level of hierarchy, activate memory controller, load data item into cache, resume processor.                                                      |  |
| <ul> <li>f. Stall processor, request data item from lower level of hierarchy, load data item into cache, activate memory controller, resume processor.</li> </ul>                                  |  |
|                                                                                                                                                                                                    |  |
| The correct sequence of steps is: stall processor, activate memory controller, request data item from lower level of hierarchy, load data item into cache, resume processor.                       |  |

The correct answer is: Stall processor, activate memory controller, request data item from lower level of hierarchy, load data item

Question **4**Correct

Mark 1.00 out of 1.00

into cache, resume processor.

| Mark 1.00 out of 1.00                                                                                                                                                                              |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                    |
| Suppose we have a byte-addressable computer using direct mapping with 16-bit main memory addresses and 32 blocks of cache. If each block contains 8 bytes, determine the size of the offset field. |
| Select one:                                                                                                                                                                                        |
| ○ a. 8                                                                                                                                                                                             |
| O b. 5                                                                                                                                                                                             |
| O c. 32                                                                                                                                                                                            |
|                                                                                                                                                                                                    |
| ○ e. Don't know/no answer                                                                                                                                                                          |
| ○ f. 16                                                                                                                                                                                            |
| The total size of the tag, block and offset fields is 16.                                                                                                                                          |
| $32 = 2^5$ blocks of cache can be indexed with 5 bits, so block is 5 bits.                                                                                                                         |
| Since each block has 8=2 <sup>3</sup> bytes we need 3 bits for the offset to access each byte in the block.                                                                                        |
| Finally, the tag field is: 16 - 5 - 3 = 8.                                                                                                                                                         |
| The correct answer is: 3                                                                                                                                                                           |
| Question <b>7</b>                                                                                                                                                                                  |
| Correct                                                                                                                                                                                            |
| Mark 1.00 out of 1.00                                                                                                                                                                              |
|                                                                                                                                                                                                    |
| The reason for the implementation of the cache memory is?                                                                                                                                          |
| Select one:                                                                                                                                                                                        |
| ullet a. To mitigate the difference in speeds of operation of the processor and memory                                                                                                             |
| <ul> <li>b. To reduce the memory access and cycle time</li> </ul>                                                                                                                                  |
| ○ c. To increase the internal memory of the system                                                                                                                                                 |
| ○ d. All of the mentioned                                                                                                                                                                          |
| Your answer is correct.                                                                                                                                                                            |
| The correct answer is "to mitigate the difference in speeds of operation of the processor and memory". Cache will not increase the physical memory size or reduce the memory access and cycle time |
| The correct answer is: To mitigate the difference in speeds of operation of the processor and memory                                                                                               |

Question **6**Correct

| Mark 1.00 out of 1.00                                                                                                |
|----------------------------------------------------------------------------------------------------------------------|
|                                                                                                                      |
| Which of the following statements about ROM is correct?                                                              |
| a. ROM stores the operating system of a computer.                                                                    |
| Ob. ROM is needed to support the mapping of cache memory addresses to main memory addresses.                         |
| oc. ROM is a type of L2 cache memory.                                                                                |
| <ul><li>d. ROM stores the program that boots a computer.</li></ul>                                                   |
| ○ e. ROM is a type of L1 cache memory.                                                                               |
| Your answer is correct.                                                                                              |
| ROM stores the program that boots a computer.                                                                        |
| The correct answer is:                                                                                               |
| ROM stores the program that boots a computer.                                                                        |
|                                                                                                                      |
| Question 9                                                                                                           |
| Correct                                                                                                              |
| Mark 1.00 out of 1.00                                                                                                |
|                                                                                                                      |
| Which of the following is the best description of the concept of temporal locality?                                  |
| Select one:                                                                                                          |
| a. Items get removed from the cache based on the order that they enter.                                              |
| ○ b. Don't know/no answer                                                                                            |
| o. Items get placed in cache positions in the order that they enter.                                                 |
| <ul> <li>d. Items stored together in memory get used together.</li> </ul>                                            |
| <ul> <li>e. Items in memory tend to get used more than once when accessed.</li> </ul>                                |
| of. Items get written to memory locations in the order that the processor accesses the memory locations.             |
|                                                                                                                      |
| Temporal locality refers to the common feature of programs that items in memory tend to get used more than once when |

accessed.

The correct answer is: Items in memory tend to get used more than once when accessed.

Question  ${\bf 8}$ Correct

| Mark 1.00 out of 1.00                                                                                                                                                                                                                                                                                                                                                                |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                      |
| Suppose we have a byte-addressable computer using direct mapping with 16-bit main memory addresses and 16 blocks of cache. If each block contains 8 bytes, determine the size of the block field.                                                                                                                                                                                    |
| Select one:                                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                                                      |
| ○ b. Don't know/no answer                                                                                                                                                                                                                                                                                                                                                            |
| ○ c. 5                                                                                                                                                                                                                                                                                                                                                                               |
| O d. 8                                                                                                                                                                                                                                                                                                                                                                               |
| ○ e. 3                                                                                                                                                                                                                                                                                                                                                                               |
| O f. 16                                                                                                                                                                                                                                                                                                                                                                              |
| The total size of the tag, block and offset fields is 16. 16 blocks of cache can be indexed with 4 bits $(32 = 2^4)$ , so block needs 4 bits. Each block has 8 bytes so it can be indexed with 3 bits $(8=2^3)$ ; thus 3 bits are needed for the offset to determine the address of each byte within a block. Finally, the tag field is: $16 - 4 - 3 = 9$ . The correct answer is: 4 |
| ■ Quiz 5 _ Weekly Assessed Quiz 2022                                                                                                                                                                                                                                                                                                                                                 |
| Jump to                                                                                                                                                                                                                                                                                                                                                                              |
| Quiz navigation  1 2 3 4 5 6 7 8 9 10                                                                                                                                                                                                                                                                                                                                                |

Question **10**Correct

Show one page at a time

Finish review